# Lab Manual # 8

# **Objectives:**

- To learn the implementation of Boolean function using multiplexer
- To learn how to implement Multiplexers using decoders

#### 2-to-4 line decoders:

74LS139 IC contains two fully independent 2-to-4 line decoders with active low enables. The function table and connection diagram for this IC are shown below:

# **Function Table:**

| Enable | Selection Inp | ction<br>outs | Outputs |    |    |    |  |  |
|--------|---------------|---------------|---------|----|----|----|--|--|
| G      | В             | A             | Y0      | Y1 | Y2 | Y3 |  |  |
| Н      | X             | X             | Н       | Н  | Н  | Н  |  |  |
| L      | L             | L             | L       | Н  | Н  | Н  |  |  |
| L      | L             | Н             | Н       | L  | Н  | Н  |  |  |
| L      | Н             | L             | Н       | Н  | L  | Н  |  |  |
| L      | Н             | Н             | Н       | Н  | Н  | L  |  |  |

H= Logic High, L= Logic Low, X= Don't Care

#### **Connection Diagram:**



#### 3-to-8 line decoders:

74LS138 IC contains 3-to-8 line decoder. The function table and connection diagram for this IC are shown below:

**Function Tables** 

DM74LS138

|        | Inputs      |        |   |         | Outputs |    |    |    |    |    |    |    |
|--------|-------------|--------|---|---------|---------|----|----|----|----|----|----|----|
| Enable |             | Select |   | Outputs |         |    |    |    |    |    |    |    |
| G1     | G2 (Note 1) | С      | В | А       | YO      | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| ×      | Н           | ×      | × | ×       | Н       | Н  | Н  | Н  | Н  | Н  | Н  | Н  |
| L      | ×           | ×      | × | ×       | н       | н  | н  | н  | н  | н  | н  | н  |
| н      | L           | L      | L | L       | L       | н  | н  | н  | н  | н  | н  | н  |
| н      | L           | L      | L | н       | н       | ᆫ  | н  | н  | н  | н  | н  | н  |
| н      | L           | L      | н | L       | н       | н  | L  | н  | н  | н  | н  | н  |
| н      | L           | L      | н | н       | н       | н  | н  | L  | н  | н  | н  | н  |
| н      | L           | н      | L | L       | н       | н  | н  | н  | L  | н  | н  | н  |
| н      | L           | н      | L | н       | н       | н  | н  | н  | н  | L  | н  | н  |
| н      | L           | н      | н | L       | н       | н  | н  | н  | н  | н  | L  | н  |
| н      | L           | н      | н | н       | н       | н  | н  | н  | н  | н  | н  | L  |

H = HIGH Level L = LOW Level X = Don't Care

Note 1: G2 = G2A + G2B

# **Connection Diagram:**



#### 2x1 MUX:

74LS157 IC is a dual 4x1 MUX with active low enable.

# 74157/158



#### **4x1 MUX:**

74LS153 IC is a dual 4x1 MUX with active low enables. Two 4x1 MUXs with common selection pins but independent inputs and independent outputs is known as dual 4x1 MUX. The function table and connection diagram for this IC are shown below:

#### **Function Table:**

| Strobe<br>(Enable) | Selection<br>Inputs |   |    | Output |    |    |   |
|--------------------|---------------------|---|----|--------|----|----|---|
| G                  | В                   | A | CO | C1     | C2 | C3 | Y |
| Н                  | X                   | X | X  | X      | X  | X  | L |
| L                  | L                   | L | L  | X      | X  | X  | L |
| ${f L}$            | L                   | L | H  | X      | X  | X  | H |
| ${f L}$            | ${f L}$             | H | X  | L      | X  | X  | L |
| L                  | L                   | H | X  | H      | X  | X  | H |
| L                  | H                   | L | X  | X      | L  | X  | L |
| L                  | H                   | L | X  | X      | H  | X  | Н |
| L                  | H                   | H | X  | X      | X  | L  | L |
| L                  | H                   | H | X  | X      | X  | H  | H |

H= Logic High, L= Logic Low, X= Don't Care

#### **Connection Diagram:**



# **LAB TASKS**

### **Question 1:**

Implement 4x1 mux using one 2x4 decoder, four ANDs and three OR gate.

#### **Question 2:**

Implement the following function using 4x1 mux

$$F(X, Y, Z) = m1 + m2 + m6 + m7$$

#### **Question 3:**

Design a circuit that takes two 2-bit numbers and outputs their product.

# **POST LAB**

# **Question 4:**

Implement 4x1 MUX using two 2x1 MUXs only.